# **Signetics**

# SCB68154 Interrupt Generator

Preliminary Specification

#### **Microprocessor Products**

#### DESCRIPTION

The Signetics SCB68154/8X825 Interrupt Generator provides an interface between an interrupting device and a system bus such as the VMEbus or VERSAbus™. Figure 1 shows a typical configuration of the SCB68154/8X825. The SCB68154/8X825 has three primary functions:

- 1. Generates bus interrupt requests.
- Resides in the interrupt acknowledge daisy-chain.
- Allows a status/ID byte (interrupt vector) to be supplied to the system if needed.

The SCB68154/8X825 has seven interrupt request levels. IRQ7 - IRQ1, which are selected by using the interrupt request register. The local master writes to the interrupt request register to generate an interrupt request on any interrupt request level. The interrupt request register may be read to determine if an interrupt has been acknowledged. If a level with an interrupt request pending is acknowledged, the SCB68154/8X825 will allow a status/ID byte to be supplied to the system. Seven bits of the status/ ID byte come from the interrupt vector register with the user externally supplying the LSB. If the SCB68154/8X825 does not have an interrupt on the level acknowledged, the SCB68154/8X825 will pass the interrupt acknowledge on via the interrupt acknowledge daisychain output. The user can enable all interrupt request levels and clear all interrupt request levels by setting specific bits in the interrupt vector register.

The SCB68154/8X825 was designed primarily for interface to the VMEbus. For more information regarding the protocol definitions, proper use, and application of this device, refer to the VMEbus Specification Manual.

#### **FEATURES**

- Interrupts generator for VMEbus and VERSAbus systems
- Generates 7 bus interrupt requests
- Two internal registers for system control
- Interrupt enable and interrupt clear bits
- Allows status/ID byte to be supplied during interrupt acknowledge
- High speed bipolar technology
- Single +5V supply

#### PIN CONFIGURATION



SCB68154

#### **ORDERING CODE**

| PACKAGES $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ |               |  |
|----------------------------------------------------------------------|---------------|--|
| Ceramic DIP                                                          | SCB68154C2I40 |  |
| Plastic DIP                                                          | SCB68154C2N40 |  |

### **BLOCK DIAGRAM**



SCB68154

#### PIN DESCRIPTION

| MNEMONIC        | PIN NO.            | TYPE | NAME AND FUNCTION                                                                                                                                        |  |  |
|-----------------|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CC</sub> | 1                  |      | Supply Voltage: +5V power supply                                                                                                                         |  |  |
| A1 – A3         | 16, 3, 2           | 1    | Address Lines: Address inputs from system bus. The internal level being acknowledged is encoded on these inputs. A1 is LSB.                              |  |  |
| CSDS            | 4                  | 1    | nip Select: Active low chip select input for register I/O. This input must be qualified by the loaster's data strobe prior to input (see figure 1).      |  |  |
| DS              | 5                  | 1    | Data Strobe: Active low data strobe input from the system used to enable interrupt vector output.                                                        |  |  |
| ĪĀCK            | 6                  | 1 -  | Interrupt Acknowledge: Active low interrupt acknowledge input from the system bus.                                                                       |  |  |
| BUFEN           | 7                  | 0    | <b>Buffer Enable:</b> Active low totem pole output to enable the data buffer required to drive the outputs of the bus data pins (BD1 – BD7).             |  |  |
| IRQ1 – IRQ7     | 8, 9,<br>11 – 15   | 0    | terrupt Request: Active low totem pole system interrupt request output.                                                                                  |  |  |
| GND             | 10, 21,<br>31      | ı    | iround                                                                                                                                                   |  |  |
| CLK             | 17                 | 1    | Clock: Clock input (typically CPU clock).                                                                                                                |  |  |
| IACKIN          | 18                 | - 1  | Interrupt Acknowledge In: Active low interrupt acknowledge daisy-chain input.                                                                            |  |  |
| RS              | 19                 | 1    | Register Select: Register select input.                                                                                                                  |  |  |
| RESET           | 20                 | 1    | Reset: Active low input resets all internal registers, IACKOUT, and IRQn.                                                                                |  |  |
| LD1 – LD7       | 22 – 28            | 1/0  | Local Data: Three state local data bus.                                                                                                                  |  |  |
| BD1 – BD7       | 29, 30,<br>32 – 36 | 0    | Bus Data: Three state data pins used for vector output.                                                                                                  |  |  |
| TACKOUT         | 37                 | 0    | Interrupt Acknowledge Out: Active low totem pole interrupt acknowledge daisy-chain output.                                                               |  |  |
| DTACK           | 38                 | 0    | Data Transfer Acknowledge: Active low, totem pole output. This signal indicates that valid data available on the bus during interrupt acknowledge cycle. |  |  |
| R/W             | 39                 | 1    | <b>Read/Write:</b> Register read/write input. This signal specifies the data transfer cycle in process is to be either read or write.                    |  |  |
| LDTACK          | 40                 | 0    | Local Data Transfer Acknowledge: Active low, open collector, data transfer acknowledge output to the local bus.                                          |  |  |

#### **FUNCTIONAL DESCRIPTION**

#### **Typical Configuration**

The SCB68154/8X825 provides a vehicle for interprocessor communications on an intelligent peripheral controller board, or a CPU board as shown in Figure 1. The local data pins (LD1 - LD7) serve as a local data bus. This allows the local master to access the Interrupt Generator's two internal registers. During an interrupt acknowledge, the SCB68154/8X825 will allow for a status/ID byte to be supplied to the system. The SCB68154/8X825 supplies seven of the eight needed status/ID bits. The user is allowed to externally supply the least significant bit (LSB), typically the system address line A1 of the status/ID byte. The IRQ1 - IRQ7, DTACK, and BD1 - BD7 outputs require external buffers to provide adequate drive to the system bus. BUFEN provides the output enable control for the data buffer that is required for BD1 - BD7.

#### **Register Selection**

The SCB68154/8X825 has two internal registers which can be programmed for system control. They are the interrupt vector register and the interrupt request register. Figure 2 shows the programming model. Both registers can be read from as well as written to. The interrupt vector register (register R0) is selected by the register select (RS) input equal to 0. Setting bit 1 of register R0 enables all interrupt levels for the SCB68154/8X825. Writing a 1 to bit 2 of register R0 resets all interrupt levels in the interrupt request register as well as the IRQn outputs. Subsequent interrupt requests will be honored. Bit 2 of R0 will always be read as 0. The high order bits, bits 7-3, of register R0 are the high order bits of the status/ID byte. The seven bit output of the status/ID byte are formed by concatenating the high order bits (bits 7 - 3) of register R0 with system bus address lines A3 and A2. Bus address lines A3 and A2 are output on BD2 and BD1 respectively.

The interrupt request register (R1) is selected by RS input equal to 1. Setting bit "n" in R1 will generate an interrupt on interrupt request level  $\overline{IRQn}$ . Any number (up to the maximum of seven) interrupt requests can be generated in a single access of R1.

The state of only those levels, which a 1 has been written to, is affected. Writing a 0 to any level does not change the current state of that level. For example, if  $\overline{IRQ1}$  is currently asserted, writing a 0 to bit 1 of R1 does not de-assert  $\overline{IRQ1}$ , nor clear bit 1 in R1.

Note that interrupt requests on the same level are not stackable. To generate another interrupt request on a level currently asserted, the user must wait until that level has been acknowledged, before generating another interrupt request on that level.

Since interrupts are acknowledged independently of the local CPU, the interrupt vector register should not be modified while interrupts are pending. Any attempt to modify the interrupt vector register, while interrupts are

### SCB68154

pending, could cause the status/ID byte to change while the interrupted master is reading it. This could cause the interrupted master to acquire an indeterminate vector. Therefore, the interrupt request register should be examined to make certain there are no interrupts pending before attempting to modify the interrupt vector register.

All data transfers between the local CPU and the SCB68154/8X825 are done using local data lines (LD1 – LD7), register select (RS), read/write (R/ $\overline{W}$ ) and a chip select input ( $\overline{CSDS}$ ). The SCB68154/8X825 supplies a local data transfer acknowledge ( $\overline{LDTACK}$ ) to complete the transfer of data between the local CPU and itself.

#### Interrupt/Interrupt Acknowledge

The SCB68154/8X825 generates the maximum defined seven bus interrupts, on the IRQ1 – IRQ7 outputs, in a VMEbus or VER-SAbus system. An interrupted master will acknowledge only a single level of the seven

interrupt levels. To allow for multiple interrupters on the level acknowledged, VMEbus and VERSAbus systems use an interrupt acknowledge daisy-chain. The SCB68154/8X825 resides in this interrupt acknowledge daisy-chain.

When the system interrupt acknowledge (IACK) is asserted, the interrupt acknowledge daisy-chain starts at the first slot in the system bus. The level being acknowledged is specified by the interrupted master on address lines A1 - A3. The system bus interface on the SCB68154/8X825 is initiated only if IACK, interrupt acknowledge daisy-chain in (IACKIN), and data strobe 0 (DS0) are all received asserted. If the system bus interface is initiated and the SCB68154/8X825 has an interrupt request on the level specified, it will not pass the daisy-chain signal on. It will, instead, clear the interrupt request level acknowledged, IRQn, as well as the appropriate bit in the interrupt request register. It will also assert buffer enable (BUFEN), place seven

bits of the status/ID byte on the bus data outputs (BD1 – BD7) and assert data transfer acknowledge (DTACK).

If the system bus interface is initiated, but the SCB68154/8X825 has no interrupt request on the level being acknowledged, it will pass the daisy-chain input (IACKIN) on via the interrupt acknowledge out (IACKOUT).

#### Arbitration

The system bus interface, as well as the local master interface, are independent processes. Either can be initiated at any time, without respect to the other. The SCB68154/8X825 will arbitrate between the processes, allowing proper system operation without any degradation in performance.

#### Reset

When RESET is asserted, the SCB68154/8X825 drives the outputs RQn and ACKOUT high. It also resets the interrupt request and the interrupt vector registers.





SCB68154

#### ABSOLUTE MAXIMUM RATINGS1

| PARAMETER                                           | RATING       | UNIT |
|-----------------------------------------------------|--------------|------|
| Operating ambient temperature <sup>2</sup>          | 0 to +70     | °C   |
| Storage temperature                                 | -65 to +150  | °C   |
| Supply voltage <sup>3</sup>                         | -0.5 to +7.0 | V    |
| Input voltage <sup>3</sup>                          | -0.5 to +5.5 | V    |
| Voltage applied to output in off-state <sup>3</sup> | -0.5 to +5.5 | . V  |

#### DC ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , $V_{CC} = 5.0V \pm 5\%^{4,5}$

| PARAMETER                                             |                                                                                   | TEGT COMPLETIONS                                                                                                                                                                                                                                                                     | LIMITS      |                    |                |
|-------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------|----------------|
|                                                       | PARAMETER                                                                         | TEST CONDITIONS                                                                                                                                                                                                                                                                      | Min Max     |                    | UNIT           |
| V <sub>CC</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Supply voltage<br>Input low voltage<br>Input high voltage                         |                                                                                                                                                                                                                                                                                      | 4.75<br>2.0 | 5.25<br>0.8        | V<br>V<br>V    |
| I <sub>IL</sub><br>I <sub>IH</sub><br>I <sub>OS</sub> | Input low current Input high current Short circuit output current                 | $\begin{aligned} & \text{V}_{\text{CC}} = 5.25\text{V, V}_{\text{IL}} = 0.4\text{V} \\ & \text{V}_{\text{CC}} = 5.25\text{V, V}_{\text{IH}} = 2.7\text{V} \\ & \text{V}_{\text{CC}} = 5.25\text{V, V}_{\text{OUT}} = 0\text{V} \\ & \text{Other outputs not grounded} \end{aligned}$ | -15         | -410<br>20<br>-100 | μΑ<br>μΑ<br>mA |
| lozh<br>lozh                                          | High-Z low output current<br>BD1 – BD7<br>High-Z high output current<br>BD1 – BD7 | $V_{CC} = 5.25V, V_{OL} = 0.5V$<br>$V_{CC} = 5.25V, V_{OH} = 2.5V$                                                                                                                                                                                                                   |             | - 20<br>20         | μA<br>μA       |
| V <sub>OL</sub>                                       | Output low voltage<br>LDTACK<br>All other outputs<br>Output high voltage          | $V_{CC} = 4.75V$ , $I_{OL} = 20$ mA<br>$V_{CC} = 4.75V$ , $I_{OL} = 8$ mA<br>$V_{CC} = 4.75V$ , $I_{OH} = -400$ µA                                                                                                                                                                   | 2.5         | 0.5                | V              |
| I <sub>CEX</sub>                                      | Open collector leakage current<br>LDTACK<br>Input leakage current                 | V <sub>CC</sub> = 4.75V, V <sub>OUT</sub> = 4.75V<br>V <sub>CC</sub> = 5.25V, V <sub>IN</sub> = 5.25V                                                                                                                                                                                |             | 100<br>100         | μA<br>μA       |
| V <sub>IC</sub><br>I <sub>CC</sub>                    | Input clamp voltage<br>Supply current                                             | $V_{CC} = 4.75V, I_{IN} = -10mA$<br>$V_{CC} = 5.25V, V_{IN} = 0V$                                                                                                                                                                                                                    | -1.2        | 130                | V<br>mA        |

#### NOTES:

- 1. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is stress rating only and functional operation of the device at these or at any other condition above those indicated in the operation section of this specification is not implied.
- 2. For operating at elevated temperatures, the device must be derated based on +150°C maximum junction temperature and thermal resistance of 60°C/W junction to ambient for ceramic package (116°C/W for plastic package).
- 3. This product includes circuitry specifically designed for the protection of its internal devices from damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying any voltages larger than the rated maxima.
- 4. Parameters are valid over specified temperature range
- 5. All voltage measurements are referenced to ground (GND). For testing, all inputs swing between 0.4V and 2.4V with a transition time of 3ns maximum and output voltages are checked at 0.8V and 2.0V.
- 6. If the falling edge of IACKIN occurs last, then t<sub>ADDS</sub> is valid. If the falling edge of DS occurs last, then t<sub>ADDS</sub> is valid. If the falling edges of IACKIN and DS occur simultaneously then either t<sub>ADDS</sub> or t<sub>ADIK</sub> is valid.
- 7. If the falling edge of IACKIN occurs last, then t<sub>IKBF</sub> is valid. If the falling edge of DS occurs last, then t<sub>DSBF</sub> is valid. If the falling edges of IACKIN and DS occur simultaneously then either t<sub>IKBF</sub> or t<sub>DSBF</sub> is valid.
- 8. If the falling edge of IACKIN occurs last, then t<sub>IRA1</sub> is valid. If DS occurs last, then t<sub>IRA2</sub> is valid. If the falling edges of both IACKIN and DS occur simultaneously then either t<sub>IRA1</sub> or t<sub>IRA2</sub> is valid.
- 9. True only if no request pending on levels being acknowledged. If the falling edge of IACKIN occurs last, then t<sub>DYO1</sub> is valid. If the falling edge of DS occurs last then t<sub>DYO2</sub> is valid. If the falling edges of both IACKIN and DS occur simultaneously then either t<sub>DYO1</sub> or t<sub>DYO2</sub> is valid.
- 10. If the rising edge of IACK occurs first, then t<sub>IDT</sub> is valid. If the rising edge of DS occurs first then t<sub>DSDT</sub> is valid. If the rising edges of both IACK and DS occur simultaneously, then either t<sub>IDT</sub> or t<sub>DSDT</sub> is valid.
- 11. If the rising edge of IACK occurs first then t<sub>ITST</sub> is valid. If the rising edge of DS occurs first then t<sub>DTST</sub> is valid. If the rising edges of both IACK and DS occur simultaneously then either t<sub>ITST</sub> or t<sub>DTST</sub> is valid.
- 12. If the rising edge of IACK occurs first, then t<sub>IBF</sub> is valid. If the rising edge of DS occurs first then t<sub>DBF</sub> is valid. If the rising edges of both IACK and DS occur simultaneously, then either t<sub>IBF</sub> or t<sub>DBF</sub> is valid.
- 13. If the rising edge of IACK occurs first then t<sub>IDTK</sub> is valid. If the rising edge of DS occurs first then t<sub>DDTK</sub> is valid. If the rising edges of both IACK and DS occur simultaneously, then either t<sub>IDTK</sub> or t<sub>DDTK</sub> is valid.
- 14. True only if no request pending on level being acknowledged. If the rising edge of IACK occurs first then t<sub>IOUT</sub> is valid. If the rising edge of DS occurs first then t<sub>DOUT</sub> is valid. If the rising edge of both IACK and DS occur simultaneously then either t<sub>IOUT</sub> or t<sub>DOUT</sub> is valid.
- 15. t<sub>TST</sub> is always greater than or equal to t<sub>DTH</sub>.
- 16. These parameters are guaranteed at the values listed; these values were determined either by system bench testing or by Signetics' characterization procedures.

  All other tabular entries are taken directly from simulation results run at a range of operational frequencies; these values are not tested or guaranteed.

SCB68154

### AC ELECTRICAL CHARACTERISTICS $\text{T}_{\text{A}} = 0^{\circ}\text{C} \text{ to+} 70^{\circ}\text{C}, \text{ V}_{\text{CC}} = 5.0\text{V} \pm 5\%^{4,5}$

|                     | DADAMETED                                                       | LIN                          | MITS                             | UNIT |
|---------------------|-----------------------------------------------------------------|------------------------------|----------------------------------|------|
|                     | PARAMETER                                                       | Min                          | Max                              |      |
| Register re         | ead (see figure 3)                                              |                              |                                  |      |
| t <sub>RSS</sub>    | RS valid to CSDS low set-up time                                | 0                            |                                  | ns   |
| t <sub>RWS</sub>    | R/W to CSDS low set-up time                                     | 0                            |                                  | ns   |
| t <sub>DTV</sub>    | LDTACK low to LD1 - 7 valid                                     | 5.4                          | 19.4                             | ns   |
| t <sub>DTCS</sub>   | LDTACK low to CSDS high                                         | 0                            |                                  | ns   |
| t <sub>RSH</sub>    | CSDS high to RS valid hold time                                 | 0                            |                                  | ns   |
| t <sub>RWH</sub>    | CSDS high to R/W high hold time                                 | 0                            |                                  | ns   |
| t <sub>DTH</sub>    | CSDS high to LD1 - 7 valid hold time                            | 11.5                         | 33.5                             | ns   |
| trsT <sup>15</sup>  | CSDS high to LD1 - 7 three state                                | 11.5                         | 34.5                             | ns   |
| CSDT <sup>16</sup>  | CSDS high to LDTACK high                                        | 9.2                          | 27.2                             | ns   |
| t <sub>CSH</sub>    | CSDS high time                                                  | 20                           |                                  | ns   |
| ACCR                | CSDS low to LDTACK low read access time                         | t <sub>CKPD</sub> ÷ 2 + 12.5 | 3t <sub>CKPD</sub> ÷ 2 + 40.3    | ns   |
| Register w          | rite (see figure 4)                                             |                              |                                  |      |
| t <sub>RSS</sub>    | RS valid to CSDS low set-up time                                | 0                            |                                  | ns   |
| RWS2                | R/W low to CSDS low set-up time                                 | 0                            |                                  | ns   |
| t <sub>DS</sub>     | LD1 - LD7 valid to CSDS low set-up time                         | 0                            |                                  | ns   |
| t <sub>RSH</sub>    | CSDS high to RS valid hold time                                 | 0                            |                                  | ns   |
| l <sub>RWH2</sub>   | $\overline{\text{CSDS}}$ high to $R/\overline{W}$ low hold time | . 0                          |                                  | ns   |
| t <sub>DH</sub>     | CSDS high to LD1 - LD7 valid                                    | 0                            |                                  | ns   |
| CSDT                | CSDS high to LDTACK high                                        | 9.2                          | 27.2                             | ns   |
| DTCS                | LDTACK low to CSDS high                                         | 0                            |                                  | ns   |
| t <sub>IRQ</sub>    | LDTACK low to IRQn low                                          | 1.2                          | 8.2                              | ns   |
| ACCW                | CSDS low to LDTACK low write access time                        | t <sub>CKPD</sub> ÷ 2 + 13.3 | 3t <sub>CKPD</sub> ÷ 2 + 40.3    | ns   |
| t <sub>CSH</sub>    | CSDS high time                                                  | 20                           |                                  | ns   |
| nterrupt a          | cknowledge (see figure 5)                                       |                              |                                  |      |
| IKDS                | IACK low to DS low                                              | 0                            |                                  | ns   |
| ADDS <sup>6</sup>   | A1 - A3 valid to DS low set-up                                  | 0                            |                                  | ns   |
| ADIK <sup>6</sup>   | A1 - A3 valid to IACKN low set-up                               | 0                            |                                  | ns   |
| t <sub>IKBF</sub> 7 | TACKN low to BUFEN low                                          | t <sub>CKPD</sub> + 18.3     | 3t <sub>CKPD</sub> ÷ 2 + 29.2    | ns   |
| DSBF <sup>7</sup>   | DS low to BUFEN low                                             | t <sub>CKPD</sub> + 18.3     | 3t <sub>CKPD</sub> ÷ 2 + 29.2    | ns   |
| IRA1 <sup>8</sup>   | IACKN low to IRQn high                                          | t <sub>CKPD</sub> + 12.5     | 3t <sub>CKPD</sub> ÷ 2 + 29.2    | ns   |
| IRA2 <sup>8</sup>   | DS low to IRQn high                                             | t <sub>CKPD</sub> + 29.2     | 3t <sub>CKPD</sub> ÷ 2 + 29.2    | ns   |
| DYO1 <sup>9</sup>   | IACKN low to IACKOUT                                            | t <sub>CKPD</sub> + 11.2     | 3t <sub>CKPD</sub> ÷<br>2 + 29.2 | ns   |
| DYO2 <sup>9</sup>   | DS low to TACKOUT low                                           | t <sub>CKPD</sub> + 11.2     | 3t <sub>CKPD</sub> ÷             | ns   |

January 1986 2-363

SCB68154

### AC ELECTRICAL CHARACTERISTICS (Continued)

|                      |                                        | LI   | LIMITS |      |  |
|----------------------|----------------------------------------|------|--------|------|--|
|                      | PARAMETER                              | Min  | Max    | UNIT |  |
| t <sub>BFBD</sub>    | BUFEN low to BD1 – BD7                 | 3.2  | 38.2   | ns   |  |
| t <sub>BFDT</sub>    | BUFEN low to DTACK low                 | 38.2 | 50     | ns   |  |
| t <sub>ADRH</sub>    | DTACK low to A1 - A3 valid hold time   | 0    |        | ns   |  |
| t <sub>DTDS</sub>    | DTACK low to DS high                   | 0    |        | ns   |  |
| t <sub>DTIK</sub>    | DTACK low to IACK high                 | 0    |        | ns   |  |
| t <sub>IDT</sub> 10  | IACK high to BD1 - BD7 valid hold time | 3.0  | 8.4    | ns   |  |
| t <sub>DSDT</sub> 10 | DS high to BD1 - BD7 valid hold time   | 3.0  | 8.4    | ns   |  |
| t <sub>ITST</sub> 11 | IACK high to BD1 - BD7 three state     | 3.0  | 9.1    | ns   |  |
| t <sub>DTST</sub> 11 | DS high to BD1 - BD7 three state       | 3.0  | 9.1    | ns   |  |
| t <sub>DBF</sub> 12  | DS high to BUFEN high                  | 12.2 | 32.2   | ns   |  |
| t <sub>IBF</sub> 12  | IACK high to BUFEN high                | 12.2 | 32.2   | ns   |  |
| t <sub>DDTK</sub> 13 | DS high to DTACK high                  | 12.2 | 32.2   | ns   |  |
| t <sub>IDTK</sub> 13 | IACK high to DTACK high                | 12.2 | 32.2   | ns   |  |
| t <sub>IOUT</sub> 14 | IACK high to IACKOUT high              | 6.2  | 17.2   | ns   |  |
| t <sub>DOUT</sub> 14 | DS high to IACKOUT high                | 6.2  | 17.2   | ns   |  |
| t <sub>IAKH</sub>    | IACK high time                         | 20   |        | ns   |  |
| t <sub>IINH</sub>    | IACK high to IACKIN high               | 0    |        | ns   |  |
| t <sub>IKIN</sub>    | IACK low to IACKIN low                 | . 0  |        | ns   |  |
| Reset timir          | ng (see figure 6)                      |      |        |      |  |
| t <sub>RST</sub>     | RESET low time                         | 51   |        | ns   |  |
| Clock timir          | ng (see figure 7)                      |      |        |      |  |
| t <sub>CKH</sub> 16  | Clock high                             | 45   |        | ns   |  |
| t <sub>CKPD</sub>    | Clock period                           | 90   |        | ns   |  |









